Repository logo
  • English
  • Català
  • Čeština
  • Deutsch
  • Español
  • Français
  • Gàidhlig
  • Italiano
  • Latviešu
  • Magyar
  • Nederlands
  • Polski
  • Português
  • Português do Brasil
  • Srpski (lat)
  • Suomi
  • Svenska
  • Türkçe
  • Tiếng Việt
  • Қазақ
  • বাংলা
  • हिंदी
  • Ελληνικά
  • Српски
  • Yкраї́нська
  • Log In
    New user? Click here to register.Have you forgotten your password?
Repository logo
    Communities & Collections
    Research Outputs
    Fundings & Projects
    People
    Statistics
  • English
  • Català
  • Čeština
  • Deutsch
  • Español
  • Français
  • Gàidhlig
  • Italiano
  • Latviešu
  • Magyar
  • Nederlands
  • Polski
  • Português
  • Português do Brasil
  • Srpski (lat)
  • Suomi
  • Svenska
  • Türkçe
  • Tiếng Việt
  • Қазақ
  • বাংলা
  • हिंदी
  • Ελληνικά
  • Српски
  • Yкраї́нська
  • Log In
    New user? Click here to register.Have you forgotten your password?
  1. Home
  2. Staff Publications
  3. Scopus
  4. The effect of total bits and number of LFSRs on the hardware performance of modified A5/1 stream ciphers
 
  • Details
Options

The effect of total bits and number of LFSRs on the hardware performance of modified A5/1 stream ciphers

Journal
Advanced Science Letters
Date Issued
2017
Author(s)
Fauzi S.Y.A.B.M.
Othman M.
Shuib F.M.M.
Seman K.
DOI
10.1166/asl.2017.8969
Abstract
This paper is a study on the hardware implementation of the modified A5/1 stream cipher used for Global System for Mobile (GSM) communication. While software simulation is one of the possible methods used to test the security of the cryptographic algorithm, one must also consider the practicality of the algorithm�s design which ultimately is to be implemented into hardware, in line with the exponential increase in the need for high speed and high performance devices. Despite the numerous work reported on the design versus security trade-off of the A5/1, to the best of the author�s knowledge, none looked at the effect of the modified design parameters, specifically the total bits and number of linear feedback shift registers (LFSRs) on the power performance of the algorithm when translated into hardware. In this work, three modified designs, with varying number of LFSRs and total bits are looked at. An increase in the number of LFSRs is observed to result in the highest power consumption, while the combination of both increased total bits and LFSRs reduced this need for power slightly. It has been found that an increase in the number of total bits alone gave the best hardware performance overall. � 2017 American Scientific Publishers All rights reserved.
Subjects

A5/1 Stream Cipher

A5/1 Stream Cipher

FPGA

GSM Communication

Hardware Implementati...

LFSR

Linear Feedback Shift...

Throughput-to-Area-Ra...

Welcome to SRP

"A platform where you can access full-text research
papers, journal articles, conference papers, book
chapters, and theses by USIM researchers and students.”

Contact:
  • ddms@usim.edu.my
  • 06-798 6206 / 6221
  • USIM Library
Follow Us:
READ MORE Copyright © 2024 Universiti Sains Islam Malaysia